# RAIO RA8870

# Character/Graphic TFT LCD Controller Specification

Version 1.0

February 26, 2010

RAiO Technology Inc.

©Copyright RAiO Technology Inc. 2010



### 1. Description

RA8870 is a TFT LCD controller which supports the character and graphic mixed display. It is designed to meet the requirement of middle size TFT module up to 640x480 pixels with characters or 2D graphic application. With internal RAM, RA8870 can supports 65K color for 320x240 dots TFT Panel, 4K color for 640x240/320x480 display, or 4K color for 320x240 dots with 2-Layers. With external RAM, it supports up to 65K color for 640x480 panel.

The embedded CGROM is capable to display the alphaset of international standard ISO 8859-1/2/3/4. It includes 256x4 characters and can satisfiies almost English or Eurpean language family countries. For graphic usage, RA8870 supports a 2D Block Transfer Engine(BTE) that is compatible with 2D BitBLT function for processing the mass data transfer function. The geometric speed-up engine provides user an easy way to draw the programmable geometric shape by hardware, like line, square and circle. Besides, many powerful functions are combined with RA8870, such as screen rotation function, scroll function, graphic pattern, 2-layer mixed display and font enlargement function. These functions will save user a large of software effort during developement period.

RA8870 is a powerful and cheap choice for color application. To reduce the system cost, RA8870 proivde low cost 8080/6800 MCU I/F, a flexible 4/5-wires Touch Panel controller, PWM for adjusting panel back-light and some GPIOs. With the RA8870 design-in, user can achieve an easy-to-use, low-cost and high performace system compared with the other solution.

### 2. Feature

- Support Text/Graphic Mixed Display Mode.
- ◆ Clock Source: External X'tal Clock Input with Internal PLL.
- ◆ Color Depth TFT: 256/4K/65K Colors.
- ◆ Supporting MCU Interface: 8080/6800 with 8/16 Data Bus Width.
- ◆ Internal DDRAM Size: 230KB
- ◆ Embedded 10KB Character ROM with Font Size 8x16 Dots and Supporting Character Set of ISO8859-1/2/3/4.
- ◆ Support GB-2312 and BIG-5 Encoding with External Font ROM of Font Size 16x16 Dots.
- ◆ External DDRAM up to 512Kbyte\*16.
- Font Enlargement X1, X2, X3, X4 for Horizontal or Vertical Direction.
- ◆ Support TFT 8/12/16-Bits Generic RGB Interface and Analog TFT Panel Interface.
- ◆ Flexible TCON Block Compatible with Most Analog Panel.
- ◆ Screen Display Rotation 90°, 180° and 270° for Different Panel Type.

- Support Font Vertical Rotation.
- Support Block Scroll for Vertical or Horizontal Direction.
- Embedded Block Transfer Engine (BTE) with 2D Function.
- ◆ Embedded Geometric Speed-up Engine.
- Text Cursor for Character Writing.
- ♦ 32X32 Pixel Graphic Cursor Function.
- Supporting TFT Panel Resolution:

2 Layers: Up to 320x240 Pixels with Internal DDRAM.

1 Layer: Up to 640x480 Pixels.

- Support 256 User-defined 8x16 Characters.
- Support 32 User-defined Patterns of 8x8 Pixels.
- 2 programmable PWM for Back-Light Adjusting or Other's Application.
- ◆ Embedded 4 or 5-Wires Touch Panel Controller.
- ◆ 6 Sets of Programmable GPIO (GPIO0~5).
- Sleep Mode with Low Power Consumption.
- ◆ Operation Voltage: 3.0V~3.6V
- Package: TQFP-128pin.



# 3. Block Diagram



Figure 3-1: Internal Block Diagram



Figure 3-2: System Block Diagram



# 4. Pin Definition

### 4-1 MCU Interface

| Pin Name  | I/O | Pin#                        | Pin Description                                                                                                                                                                                                                                                                                                             |
|-----------|-----|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DB[15:0]  | Ю   | 109,<br>110,<br>114~<br>127 | Data Bus These are data bus for data transfer between MCU and RA8870. The DB[15:8] is input and should be pulled to GND or VDD when 8-bit data bus mode is used.                                                                                                                                                            |
| RD# / EN  | I   | 104                         | Enable/Read Enable When MCU interface (I/F) is 8080 series, this pin is used as data read (RD#), active low. When MCU I/F is 6800 series, this pin is used as Enable (EN), active high.                                                                                                                                     |
| WR# / RW# | I   | 105                         | Write/Read-Write When MCU I/F is 8080 series, this pin is used as data write (WR#), active low. When MCU I/F is 6800 series, this pin is used as data read/write control (RW#). Active high for read and active low for write.                                                                                              |
| CS#       | ı   | 106                         | Chip Select Input Low active chip select pin.                                                                                                                                                                                                                                                                               |
| RS        | I   | 107                         | Command / Data Select Input  The pin is used to select command/data cycle. RS = 0, data Read/Write cycle is selected. RS = 1, status read/command write cycle is selected.  In 8080 interface, usually it connects to "A0" address pin.  RS WR# Access Cycle  0 0 Data Write  0 1 Data Read  1 0 CMD Write  1 1 Status Read |
| C86       | I   | 108                         | MCU Interface Select 0:8080 interface is selected. 1:6800 interface is selected.                                                                                                                                                                                                                                            |
| INT#      | 0   | 11                          | Interrupt Signal Output The interrupt output for MCU to indicate the status of RA8870.                                                                                                                                                                                                                                      |
| WAIT#     | 0   | 10                          | Wait Signal Output This is a WAIT output to indicate the RA8870 is in busy state. The RA8870 can't access MCU cycle when WAIT# pin is active. It is active low and could be used for MCU to poll busy status by connecting it to I/O port.                                                                                  |



### 4-2 LCD Panel Interface

| Pin Name        | I/O | Pin#  | Pin Description                                                                                                                                                                                                                   |
|-----------------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PDAT[15:0]      | 0   | 78~93 | LCD Panel Data Bus  Data bus output for TFT LCD panel driver IC. This data bus must be connected to the corresponding bus of TFT-LCD panel.                                                                                       |
| HSYNC / CPH1    | 0   | 74    | HSYNC Pulse / CPH1 When generic TFT is selected, the signal is used as HSYNC. When analog TFT is selected, the signal is used as CPH1.                                                                                            |
| VSYNC / CPH2    | 0   | 75    | VSYNC Pulse / CPH2 When generic TFT is selected, the signal is used as VSYNC. When analog TFT is selected, the signal is used as CPH2.                                                                                            |
| PCLK / CPH3     | 0   | 76    | Pixel Clock / CPH3 When generic TFT is selected, the signal is used as PCLK. When analog TFT is selected, the signal is used as CPH3.                                                                                             |
| DE/ CKV         | 0   | 77    | Data Enable / CKV When generic TFT is selected, the signal is used as DE. When analog TFT is selected, the signal is used as CKV.                                                                                                 |
| GPIO0 / STH     | Ю   | 58    | General Purpose I/O 0 / STH  When generic TFT is selected, the signal is used as GPIO signal; user can program it by register.  When analog TFT is selected, the signal is used as STH.                                           |
| GPIO1 / STV     | Ю   | 59    | General Purpose I/O 1 / STV  When generic TFT is selected, the signal is used as GPIO signal; user can program it by register.  When analog TFT is selected, the signal is used as STV.                                           |
| GPIO2 / OEH     | Ю   | 60    | General Purpose I/O 2/OEH  When generic TFT is selected, the signal is used as GPIO signal; user can program it by register.  When analog TFT is selected, the signal is used as OEH.                                             |
| GPIO3 / OEV     | 0   | 61    | General Purpose I/O 3/OEV When generic TFT is selected, the signal is used as GPIO signal; user can program it by register. When analog TFT is selected, the signal is used as OEV.                                               |
| GPIO4 / Q1H_CTR | Ю   | 62    | General Purpose I/O 4 / Q1H_CTR  When generic TFT is selected, the signal is used as GPIO signal; user can program it by register.  When analog TFT is selected, the signal is used as Q1H_CTR. It is the control signal for Q1H. |
| GPIO5 / COM     | Ю   | 63    | General Purpose I/O 5 / COM  When generic TFT is selected, the signal is used as GPIO signal; user can program it by register.  When analog TFT is selected, the signal is used as COM. It is the control signal of VCOM.         |



| Pin Name | 1/0 | Pin# | Pin Description                                                                |
|----------|-----|------|--------------------------------------------------------------------------------|
| VR       | 0   | 69   | Analog R Output The analog output for analog TFT driver red data denotation.   |
| VG       | 0   | 68   | Analog G Output The analog output for analog TFT driver green data denotation. |
| VB       | 0   | 67   | Analog B Output The analog output for analog TFT driver blue data denotation.  |

# 4-3 Touch Panel and PWM Interface

| Pin Name     | I/O | Pin#    | Pin Description                                                                                                                                                                                                                                                                 |
|--------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UR / YN      | А   | 102     | UR/YN Signal for Touch Panel Touch Panel control signal. When 5-wires TP is selected, it is used as UR output signal. When 4-wires TP is selected, it is used as YN switch signal.                                                                                              |
| UL/YP        | А   | 101     | UL/YP Signal for Touch Panel Touch Panel control signal. When 5-wires TP is selected, it is used as UL output signal. When 4-wires TP is selected, it is used as YP switch signal. This pin must be connected a 100KΩ pull-up resistor when the Touch Panel function is enable. |
| LR / XN      | А   | 99      | LR/XN Signal for Touch Panel Touch Panel control signal. When 5-wires TP is selected, it is used as LR output signal. When 4-wires TP is selected, it is used as XN switch signal.                                                                                              |
| LL / XP      | А   | 103     | LL/XP Signal for Touch Panel Touch Panel control signal. When 5-wires TP is selected, it is used as LL output signal. When 4-wires TP is selected, it is used as XP switch signal.                                                                                              |
| SENSE        | А   | 100     | SENSE Signal for 5-wire Touch Panel When 5-wires TP is selected, it is used as SENSE analog input signal. When 4-wires TP is selected, it is not used as should be floating.                                                                                                    |
| PWM1<br>PWM2 | 0   | 7,<br>8 | PWM Output 1 PWM output pin. The duty could be programmed by register setting.                                                                                                                                                                                                  |



# **4-4 External Memory**

| Pin Name | I/O | Pin#            | Pin Description                                                                                                                                                                                                                                                                                                                                                                                  |
|----------|-----|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VA[18:0] | 0   | 32~42,<br>46~53 | 100 DAMA: 1 VASAGOS 1 DAMA                                                                                                                                                                                                                                                                                                                                                                       |
| MD[15:0] | Ю   | 16~31           | External RAM/ROM Data Bus  When external Font ROM is used, them are used as data bus input signal, only MD[7:0] is used.  When external DDRAM is used, them are also used as RAM R/W data bus. 8-bit or 16-bit interface will be selected by register setting.  When internal DDRAM is used with no external Font ROM, MD[15:0] are suggested to connected to VDD for preventing the IO leakage. |
| RAM_OE#  | 0   | 56              | RAM Data Output Enable Signal Data output enable signal for external DDRAM.                                                                                                                                                                                                                                                                                                                      |
| RAM_WR#  | 0   | 55              | RAM Write Enable Signal Write strobe signal for external DDRAM.                                                                                                                                                                                                                                                                                                                                  |
| RAM_CS#  | 0   | 54              | RAM Chip Selection Signal Chip select signal for external DDRAM.                                                                                                                                                                                                                                                                                                                                 |
| ROM_CS#  | 0   | 57              | ROM Chip Selection Signal Chip select signal for external font ROM.                                                                                                                                                                                                                                                                                                                              |

### 4-5 Clock and Power Interface

| Pin Name  | I/O | Pin#  | Pin Description                                                                                                                                                                                                                                  |
|-----------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ΧI        | I   | 2     | Crystal Input Pin Input pin for internal crystal circuit. It should be connected to external crystal to generate the source of PLL circuit. That will generate the system clock for RA8870.                                                      |
| хо        | 0   | 3     | Crystal Output Pin Output pin for internal crystal circuit.                                                                                                                                                                                      |
| RST#      | I   | 12    | Reset Signal Input  This active-low input performs a hardware reset on the RA8870. It is a Schmitt-trigger input for enhanced noise immunity; however, care should be taken to ensure that it is not triggered if the supply voltage is lowered. |
| TEST[2:0] | I   | 13~15 | Test Mode Input  For chip test function, should be connected to GND for normal operation.                                                                                                                                                        |
| VRIN      | Α   | 65    | DAC Reference Voltage Input  This is a reference voltage input to create VRH signal. For normal operation, it only need add a 0.1uF capacitor to ground.                                                                                         |



| Pin Name | I/O | Pin#                          | Pin Description                                                                                                                                    |
|----------|-----|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| VRH      | Α   | 64                            | DAC Reference Voltage Output  This is a reference voltage output of DAC. For normal operation, it only need add a 0.2uF capacitor to ground.       |
| ADC_VREF | Α   | 98                            | ADC Reference Voltage This pin is the reference voltage input of ADC. The reference voltage could be generated by RA8870 or from external circuit. |
| VDD      | Р   | 6,<br>45,<br>113              | IO VDD 3.3V IO power input.                                                                                                                        |
| LDO_VDD  | Р   | 1,<br>72                      | LDO VDD  3.3V power source for LDO. The internal LDO will generate the 1.8V power output.                                                          |
| LDO_GND  | Р   | 71,<br>128                    | LDO GND Ground signal for internal LDO.                                                                                                            |
| LDO_OUT  | Р   | 73                            | LDO Output  1.8V power generated by internal LDO. It must connect bypass capacities to prevent power noise.                                        |
| LDO_CAP  | Р   | 4                             | LDO Capacitor Input It must connect 1uF bypass capacities to prevent power noise.                                                                  |
| CORE_VDD | Р   | 43,<br>112                    | CORE VDD  The core power input that connect to VDD or LDO_OUT. It must connect 1uF bypass capacities to prevent power noise.                       |
| ADC_VDD  | Р   | 95,<br>96                     | ADC VDD ADC 3.3V power signals. Please connect this signal to 3.3V.                                                                                |
| ADC_GND  | Р   | 97                            | ADC GND ADC ground signal. Please connect this signal to ground.                                                                                   |
| DAC_VDD  | Р   | 66                            | DAC VDD  DAC 3.3V power signal. Please connect this signal to 3.3V.                                                                                |
| DAC_GND  | Р   | 70                            | DAC GND  DAC ground signal. Please connect this signal to ground.                                                                                  |
| GND      | Р   | 5,<br>9,<br>44,<br>94,<br>111 | GND IO Cell/Core ground signals.                                                                                                                   |



### 5. Package

